

# North South University Department of Electrical & Computer Engineering CSE Project

Course Code: CSE231

Course Title: DIGITAL LOGIC DESIGN

Course Instructor: KMM

Project Name: Final Project (CSE-4-20)

Date of Submission: 07-01-2022

Section: 2

Group Number: 5

Submitted To: Dr Mohammad Monirujjaman Khan

| Submitted By:                                                                                                | Scored: |
|--------------------------------------------------------------------------------------------------------------|---------|
| Student Name and ID:                                                                                         |         |
| 1. 2014172642 Shadman Sakib Ayan                                                                             |         |
| 2. 2012036642 Israt Jahan Meem                                                                               |         |
| 3. 2013130642 Rayan Ahmed<br>4. 2014160042 Md. Sabbir Hossain<br>Soykat<br>5. 2012440642 Tanvir Rahman Navin |         |

On behalf of the group member

The Project Submitted by: Shadman Sakib Ayan

## **CSE-4-20**



## Garaup-4

CSE-4-20

|    | 0          |
|----|------------|
|    | MENNAME OF |
| f1 | 0/6        |
| el | C          |
|    | d          |

| Maria and and and and and and and and and an |   |    |        |   |   |                   |      |     |   |       |   |
|----------------------------------------------|---|----|--------|---|---|-------------------|------|-----|---|-------|---|
| A                                            | 6 | C  | Output | 0 | ь | 0                 | d    | e   | f | 9     |   |
| 0                                            | 0 | 0  |        | 1 | 0 | 0                 | -1   | 1,  | 1 | 0     |   |
| 0                                            | 0 | 1  | Ę      |   | 0 | I                 | 1.0  | 0   | 1 | THE   |   |
| 0                                            | 1 | 0  |        | 1 | 0 | 0                 | A is | 1   | 1 | 1     |   |
| 0                                            | 1 | 10 | 20     | 0 | 0 | 0                 | 0    | 0   | 0 |       | 7 |
| 1                                            | 0 | 0  | 4      | 0 | 1 | 1                 | 0    | 0   | 1 |       |   |
|                                              | 0 |    |        | 0 | 0 | 0.                | 0    | 0   | O |       | 1 |
| 1                                            |   | 0  |        | 1 | 1 | 0                 | 1    | 1 / | 0 |       |   |
| 1                                            |   | 1  | 17     |   | 1 | 1.                | 1    | 1   | 1 | 0     |   |
| 13                                           |   |    |        |   |   | The second second | 1    |     |   | 4 - 2 |   |

Forz a:

a= ABE+ ABC+ ABC+ ABC.

K-map: AB



COCORD DECABERADO

: a = AB+BC+AB.

= AB+AB+BE

 $= \overline{A \oplus B} + B\overline{C}$ 



### Fon C:

C= ABC + ABC + ABC.

#### K-map;



: C = ABL+ABC+ABC

## Cincuit fon c:



C= ABC+ ABC+ ABC.

## Fore d:

d= ABO + ABO + ABO + ABO + ABO .

K-map:



# cineuit:



#### K-map:



Pilly Fig

#### Circuit:



## for f:

P= ABC+ABC+ABC+ABC.

#### K-map:



## Cincuit:



## For 9:

## k-map:



## Cincuit:



Topological S



















#### Sequential circuit (Truth Table, Circuit, logisim circuit)





















3 Bit Asynchronous Counterz Touth Table:

| cik       | Q2_ | 0, | Q. | Decimal Eov |
|-----------|-----|----|----|-------------|
| Initially | 0   | 0  | 0  | 0           |
| 1st       | 0   | 0  | 1  | 1           |
| 2md       | 0   | 1. | 0  | 2           |
| 3nd       | 0   | 1  | 1  | 3           |
| 4th       | 1   | 0  | 0  | 4           |
| 5th       | 1   | 0  | 1_ | 5           |
| 6th       | 1   | 1  | 0  | 6           |
| 7th       | 1   | 1  | 1  | ヌ           |
| 8th       | 0   | 0  | 0  | O (necycle  |



The 555 timer. IC is an integrated circuit used in a variety of timen, delay, pulse generation, and oscillaton applications. The 555 timer. IC is a very cheap popular and useful precision timing device which can act as either a simple timen to generate single pulses on long time delays, on as a nelaxation oscillator producing a single string of stabilised waveforms of varying duty eyeles from 50 to 100%.



fig: 555 Timer Ic.

al vince the second constant of the second o



fig: Internal construction of 555 Timer Ic Diagram.

#### Report

We are group 4. **Our project is 'CSE-4-20'.** For displaying '**CSE-4-20'** in the seven segment display we used SOP equation and circuit. we have used the process of converting BCD to seven segment decoder. At first, we filled the truth table such way so that we can display '**CSE-4-20'** in the seven segment display. Since there are total eight characters in '**CSE-4-20'**, so we need 3 BCD inputs A, B, and C and 7 outputs a, b, c, d, e, f, and g. These seven outputs of the decoder (a, b, c, d, e, f, and g) select the corresponding segments in the seven segment display. According to the value of inputs (A, B, C), the seven segment display will select the character for displaying '**CSE-4-20'**.

After filling the truth table, we derived SOP expressions from the truth table for output (a, b, c, d, e, f, g). Then by using K-MAP, we minimized expression. Then we have built a combinational logic circuit using basic gates (AND, OR, NOT) and then connected the all outputs of our combinational circuit (a, b, c, d, e, f, g) with the seven segment display. This is how we built the combinational logic circuit for displaying 'CSE-4-20' in the seven segment display.

After creating the combinational logic circuit, we created the sequential circuit for displaying **'CSE-4-20'**. Here we used 3 JK flip flops. Because 3 FFs will count upto 8 - 000, 001, 010,011, 100, 101,110,111 - the last number is 7. Since we have 7 segment display and our inputs are 3, so we used 3 JK flip flops.

Using these 3 JK flip flops, we built and asynchronous counter and then we connected the asynchronous counter with our previous combinational circuit.

Finally, for generation continuous pulse into these JK flip flops, we used logisim default CLOCK which will do the job of both Clock and 555 timer IC. We know, 555 Timer IC is used to generate continuous clock pulse, generate time delay etc. This is why for providing continuous clock pulse to these JK flip flops, we used default clock of Logisim, which will continuously show 'CSE-4-20' all characters one by one, after a certain time delay on the Logisim seven segment display.